RELIABILITY REPORT
FOR
MAX1402xAI
PLASTIC ENCAPSULATED DEVICES

October 28, 2002

MAXIM INTEGRATED PRODUCTS
120 SAN GABRIEL DR.
SUNNYVALE, CA 94086

Written by
Jim Pedicord
Quality Assurance
Reliability Lab Manager

Reviewed by
Bryan J. Preeshl
Quality Assurance
Executive Director
Conclusion

The MAX1402 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim’s continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim’s quality and reliability standards.

Table of Contents

I. .......Device Description  V. .......Quality Assurance Information
II. .......Manufacturing Information  VI. .......Reliability Evaluation
III. .......Packaging Information  IV. .......Die Information
.....Attachments

I. Device Description

A. General

The MAX1402 low-power, multichannel, serial-output analog-to-digital converter (ADC) features matched 200µA current sources for sensor excitation. This ADC uses a sigma-delta modulator with a digital decimation filter to achieve 16-bit accuracy. The digital filter’s user-selectable decimation factor allows the conversion resolution to be reduced in exchange for a higher output data rate. True 16-bit performance is achieved at an output data rate of up to 480sps. In addition, the modulator sampling frequency may be optimized for either lowest power dissipation or highest throughput rate. The MAX1402 operates from a +5V supply.

This device offers three fully differential input channels that may be independently programmed with a gain between +1V/V and +128V/V. Furthermore, it can compensate an input-referred DC offset up to 117% of the selected full-scale range. These three differential channels may also be configured to operate as five pseudo-differential input channels. Two additional, fully differential system-calibration channels are provided for gain and offset error correction. The MAX1402 may be configured to sequentially scan all signal inputs and provide the results via the serial interface with minimum communications overhead. When used with a 2.4576MHz or 1.024MHz master clock, the digital decimation filter can be programmed to produce zeros in its frequency response at the line frequency and associated harmonics, ensuring excellent line rejection without the need for further post-filtering. The MAX1402 is available in a 28-pin SSOP package.

B. Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Item</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>V+ to AGND, DGND</td>
<td>-0.3V to +6V</td>
</tr>
<tr>
<td>VDD to AGND, DGND</td>
<td>-0.3V to +6V</td>
</tr>
<tr>
<td>AGND to DGND</td>
<td>-0.3V to +0.3V</td>
</tr>
<tr>
<td>Analog Inputs to AGND</td>
<td>-0.3V to (V+ + 0.3V)</td>
</tr>
<tr>
<td>Analog Outputs to AGND</td>
<td>-0.3V to (V+ + 0.3V)</td>
</tr>
<tr>
<td>Reference Inputs to AGND</td>
<td>-0.3V to (V+ + 0.3V)</td>
</tr>
<tr>
<td>CLKIN and CLKOUT to DGND</td>
<td>-0.3V to (VDD + 0.3V)</td>
</tr>
<tr>
<td>All Other Digital Inputs to DGND</td>
<td>-0.3V to +6V</td>
</tr>
<tr>
<td>All Digital Outputs to DGND</td>
<td>-0.3V to (VDD + 0.3V)</td>
</tr>
<tr>
<td>Maximum Current Input into Any Pin</td>
<td>50mA</td>
</tr>
<tr>
<td>Continuous Power Dissipation (TA = +70°C)</td>
<td>524mW</td>
</tr>
<tr>
<td>28-Pin SSOP Derates above +70°C</td>
<td>9.52mW/°C</td>
</tr>
<tr>
<td>Operating Temperature Ranges</td>
<td></td>
</tr>
<tr>
<td>MAX1402CAI</td>
<td>0°C to +70°C</td>
</tr>
<tr>
<td>MAX1402EAI</td>
<td>-40°C to +85°C</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>-60°C to +150°C</td>
</tr>
<tr>
<td>Lead Temperature (soldering, 10sec)</td>
<td>+300°C</td>
</tr>
</tbody>
</table>
II. Manufacturing Information

A. Description/Function: +5V, 18-Bit, Low-Power, Multichannel, Over sampling (Sigma-Delta) ADC

B. Process: S12 (Standard 1.2 micron silicon gate CMOS)

C. Number of Device Transistors: 34,648

D. Fabrication Location: California or Oregon, USA

E. Assembly Location: Philippines or Malaysia

F. Date of Initial Production: January, 1999

III. Packaging Information

A. Package Type: 28-PinSSOP

B. Lead Frame: Copper

C. Lead Finish: Solder Plate

D. Die Attach: Silver-filled Epoxy

E. Bondwire: Gold (1.3 mil dia.)

F. Mold Material: Epoxy with silica filler

G. Assembly Diagram: # 05-0101-0454

H. Flammability Rating: Class UL94-V0

I. Classification of Moisture Sensitivity per JEDEC standard JESD22-112: Level 1

IV. Die Information

A. Dimensions: 144 x 247 mils

B. Passivation: Si₃N₄/SiO₂ (Silicon nitride/ Silicon dioxide)

C. Interconnect: Aluminum/Si (Si = 1%)

D. Backside Metallization: None

E. Minimum Metal Width: 1.2 microns (as drawn)

F. Minimum Metal Spacing: 1.2 microns (as drawn)

G. Bondpad Dimensions: 5 mil. Sq.

H. Isolation Dielectric: SiO₂

I. Die Separation Method: Wafer Saw
V. Quality Assurance Information

A. Quality Assurance Contacts:   Jim Pedicord (Reliability Lab Manager)
                                 Bryan Preeshl (Executive Director)
                                 Kenneth Huening (Vice President)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.
                              0.1% For all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm

D. Sampling Plan: Mil-Std-105D

VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ($\lambda$) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{4.04}{192 \times 4389 \times 80 \times 2}$$

(Chi square value for MTTF upper limit)

Temperature Acceleration factor assuming an activation energy of 0.8eV

$$\lambda = 29.97 \times 10^{-9}$$

$$\lambda = 29.97 \text{ F.I.T.} \ (60\% \ text{ confidence level @ 25°C})$$

This low failure rate represents data collected from Maxim’s reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Maxim performs failure analysis on any lot that exceeds this reliability control level. Attached Burn-In Schematic (Spec. # 06-5304) shows the static Burn-In circuit. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (RR-1M).

B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

C. E.S.D. and Latch-Up Testing

The AD80-3 die type has been found to have all pins able to withstand a transient pulse of ±400V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of ±250mA.
### Table 1
Reliability Evaluation Test Results

**MAX1402xAI**

<table>
<thead>
<tr>
<th>TEST ITEM</th>
<th>TEST CONDITION</th>
<th>FAILURE IDENTIFICATION</th>
<th>PACKAGE</th>
<th>SAMPLE SIZE</th>
<th>NUMBER OF FAILURES</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Static Life Test (Note 1)</strong></td>
<td>Ta = 135°C</td>
<td>DC Parameters &amp; functionality</td>
<td></td>
<td>80</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>Biased</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Time = 192 hrs.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Moisture Testing (Note 2)</strong></td>
<td>Ta = 121°C</td>
<td>DC Parameters &amp; functionality</td>
<td>SSOP</td>
<td>77</td>
<td>0</td>
</tr>
<tr>
<td>Pressure Pot</td>
<td>P = 15 psi.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RH = 100%</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Time = 168hrs.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Ta = 85°C</td>
<td>DC Parameters &amp; functionality</td>
<td></td>
<td>77</td>
<td>0</td>
</tr>
<tr>
<td>85/85</td>
<td>RH = 85%</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Biased</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Time = 1000hrs.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Mechanical Stress (Note 2)</strong></td>
<td>-65°C/150°C</td>
<td>DC Parameters</td>
<td></td>
<td>77</td>
<td>0</td>
</tr>
<tr>
<td>Temperature Cycle</td>
<td>1000 Cycles</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Method 1010</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note 1: Life Test Data may represent plastic DIP qualification lots.
Note 2: Generic Package/Process data
## Table II. Pin combination to be tested

<table>
<thead>
<tr>
<th></th>
<th>Terminal A</th>
<th>Terminal B</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>All pins except V&lt;sub&gt;PS1&lt;/sub&gt;</td>
<td>All V&lt;sub&gt;PS1&lt;/sub&gt; pins</td>
</tr>
<tr>
<td>2</td>
<td>All input and output pins</td>
<td>All other input-output pins</td>
</tr>
</tbody>
</table>

1/ Table II is restated in narrative form in 3.4 below.
2/ No connects are not to be tested.
3/ Repeat pin combination I for each named Power supply and for ground (e.g., where V<sub>PS1</sub> is V<sub>DD</sub>, V<sub>CC</sub>, V<sub>SS</sub>, V<sub>BB</sub>, GND, +V<sub>S</sub>, -V<sub>S</sub>, V<sub>REF</sub>, etc).

### 3.4 Pin combinations to be tested.

- **a.** Each pin individually connected to terminal A with respect to the device ground pin(s) connected to terminal B. All pins except the one being tested and the ground pin(s) shall be open.

- **b.** Each pin individually connected to terminal A with respect to each different set of a combination of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.

- **c.** Each input and each output individually connected to terminal A with respect to a combination of all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.

---

**Mil Std 883D**  
**Method 3015.7**  
**Notice 8**