# 3A/3.3V and 3A/5V Single-Phase, Dual-Output, Synchronous, Step-Down DC-DC Converter Using the MAX17509 

MAXREFDES1033

## Introduction

The MAX17509 integrates two 3A internal switch stepdown regulators with programmable features. The device can be configured as two single-phase, independent, 3A power supplies or as one dual-phase, single-output 6 A power supply. It operates from a 4.5 V to 16 V input and generates independently adjustable output voltage in the ranges of 0.904 V to 3.782 V and 4.756 V to 5.048 V , with $\pm 2 \%$ system accuracy. This device provides maximum flexibility to the end user by allowing one to choose multiple programmable options by connecting resistors to the configuration pins. Two key highlights of the device are the self-configured compensation for any output voltage and the ability to program the slew rate of LX switching nodes to mitigate noise and EMI concerns. Noise-sensitive applications, such as high-speed multi-gigabit transceivers in FPGAs, RF, and audio applications, can benefit from this unique slew-rate control. SYNC input is provided for synchronized operation of multiple devices with system clocks.
The MAX17509 offers output overvoltage (OV) and undervoltage (UV) protection, as well as overcurrent (OC) and undercurrent (UC) protection with a selectable hiccup/latch option. Main features include the following:

- Reduces Number of DC-DC Regulators in Inventory
- Output Voltage ( 0.904 V to 3.782 V and 4.756 V to 5.048 V with 20 mV Resolution)
- Configurable Two Independent Outputs (3A/3A) or a Dual-Phase Single Output (6A)
- Mitigates Noise Concerns and EMI
- Adjustable Switching Frequency with Selectable 0/180 ${ }^{\circ}$ Phase Shift
- External Frequency Synchronization
- Adjustable Switching Slew Rate
- Passes EN55022 (CISPR22) Class-B Radiated and Conducted EMI Standard
- Ease of System Design
- All Ceramic Capacitors Solution
- Auto-Configured Internal Compensation Selectable Hiccup or Brick-Wall Mode
- Adjustable Soft-Start Rise/Fall Time with Soft-Stop Modes and Prebias Startup


## Hardware Specification

A dual-output buck converter using the MAX17509 is demonstrated for a 3.3 V and 5 V DC output application. The power supply delivers up to 3 A at 3.3 V and up to 3 A at 5 V . Table 1 shows an overview of the design specification.
Table 1. Design Specification

| PARAMETER | SYMBOL | MIN | MAX |
| :--- | :---: | :---: | :---: |
| Input Voltage | $\mathrm{V}_{\text {IN }}$ | 11.5 V | 13 V |
| Frequency | $\mathrm{f}_{\text {SW }}$ | 1 MHz |  |
| Maximum Efficiency | $\eta$ | $90 \%$ |  |
| Output Voltage 1 | $\mathrm{V}_{\text {OUT1 }}$ | 3.3 V |  |
| Output Voltage 2 | $\mathrm{V}_{\text {OUT2 }}$ | 5 V |  |
| Output Voltage Ripple 1 | $\Delta \mathrm{V}_{\text {OUT1 }}$ | 33 mV |  |
| Output Voltage Ripple 2 | $\Delta \mathrm{V}_{\text {OUT2 }}$ | 50 mV |  |
| Output Current 1 | $\mathrm{I}_{\text {OUT1 }}$ | 3 A |  |
| Output Current 2 | $\mathrm{I}_{\text {OUT2 }}$ | 3 A |  |
| Output Power 1 | $\mathrm{P}_{\text {OUT1 }}$ | 9.9 W |  |
| Output Power 2 | $\mathrm{P}_{\text {OUT2 }}$ | 15 W |  |

## Designed-Built-Tested

This document describes the hardware shown in Figure 1. It provides a detailed systematic technical guide to design in a dual-output buck converter using Maxim's MAX17509 step-down DC-DC converter. The power supply has been built and tested, details of which follow later in this document.


Figure 1. MAXREFDES1033 hardware.

## Operation of a Buck Converter

The main components of a buck converter are the power switch, which usually comes in the form of a MOSFET, the inductor, and the diode. As the MOSFET is switched on and off, a magnetic field is generated in the inductor. When the switch is on (or closed), current flows into the inductor and through the output. When the switch is off (or open), due to the magnetic field, current still flows from the inductor to the output load.
When the transistor switch is on, it supplies the output load with current. Initially, current flow to the load is restricted as energy is also being stored in the inductor. The current in the load and the charge on the output capacitor therefore build up relatively slowly in comparison with the switch-on time of the MOSFET. During the on period there is a large voltage across the diode, which causes it to be reverse-biased.
When the transistor switch is off, the energy that had been stored in the inductor's magnetic field is released. The voltage across the inductor is now in reverse polarity, and sufficient stored energy is available to maintain current flow while the transistor is open. The reverse polarity of the inductor allows current to flow in the circuit via the load and the diode, which is now forward-biased. Once the inductor has been drained of the majority of its stored energy, the load voltage begins to fall, and the charge stored in the output capacitor then becomes the main source of current. This leads to the ripple waveform shown in Figure 2.


Figure 2. Typical buck converter power supply.

## Multiphase Buck Converter

For low-voltage/high-current applications, high efficiency and low power dissipation are the main requirements. Multiphase buck converters are those where two or more inductor phases are connected to share the output current. In multiphase converters, the phases are interleaved by $180^{\circ}$ (dual phase) or $120^{\circ}$ (three phase), etc.
Proper interleaving of the phases reduces the input, and output ripple-current stress ensures high efficiency by equally sharing the load current. The dissipation in MOSFETs is also reduced if a dual-phase converter is used. See Figure 3.

## MAX17509 Configuration from Pin Programming as Single-Phase Buck

A power solution using the MAX17509 can be configured completely by using seven configuration pins. These configuration pins include the following:

- MODE
- SS1
- SS2
- COARSE1
- COARSE2
- FINE1
- FINE2


Figure 3. $180^{\circ}$ out-of-phase operation reduces stress on the input capacitors.

To recognize the resistance value reliably, we used standard $\pm 1 \%$ resistors between the configuration pins and SGND.
The MODE pin chooses between single-phase (two outputs) and dual-phase (one output), sets the relative phase-shift of the PWM between two regulators, and sets the internal switching frequency. SS1 chooses between brick-wall and latchoff and hiccup modes for the OCP behavior of both regulators. It also enables/disables soft-
stop and sets soft-start time for Regulator 1. SS2 chooses between the maximum and minimum LX-slew rate of both regulators. It also enables/disables soft-stop and sets soft-start time for Regulator 2. The configuration pins can respond to both pin strapping and resistor programming. There are 16 possible selections of configuration pins and these settings are summarized in Table 2. This table also shows a correspondence between the resistor values to the index numbers.

Table 2. MAX17509 Configuration Table

| INDEX | 1\% RES | MODE |  |  | SS1 |  |  | SS2 |  |  | COARSE_ | FINE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (k $\Omega$ ) | MODE | PHASE <br> SHIFT | $\mathrm{f}_{\text {sw }}$ | OC | SSTOP1 | $\begin{gathered} \mathrm{t}_{\mathrm{ss} 1} \\ (\mathrm{~ms}) \end{gathered}$ | LX-SLEW | SSTOP2 | $\begin{gathered} \mathrm{t}_{\mathrm{ss} 2} \\ (\mathrm{~ms}) \end{gathered}$ | COARSE <br> $\mathrm{V}_{\text {OUT }}(\mathrm{V})$ | FINE $V_{\text {OUT }}(\mathrm{V})$ |
| 0 | $\begin{gathered} 475 \\ (\mathrm{OPEN} \\ \text { or } \left.\mathrm{V}_{\mathrm{CC}}\right) \end{gathered}$ |  | $180^{\circ}$ | 500 kHz |  |  | 1 | $\begin{aligned} & \sum_{\sum}^{\sum} \\ & \sum_{x}^{x} \\ & \sum \end{aligned}$ |  | 1 | 0.650 | 0.000 |
| 1 | 200 |  |  | 1.0 MHz |  |  | 4 |  |  | 4 |  | 0.019 |
| 2 | 115 |  |  | 1.5 MHz |  |  | 8 |  |  | 8 |  | 0.037 |
| 3 | 75 |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | 0.966 | 0.057 |
| 4 | 53.6 |  | $0^{\circ}$ | 500 kHz |  |  | 1 |  |  | 1 | 1.281 | 0.078 |
| 5 | 40.2 |  |  | 1.0 MHz |  |  | 4 |  | $\stackrel{\text { r }}{\sim}$ | 4 | 1.597 | 0.097 |
| 6 | 30.9 |  |  | 1.5 MHz |  |  | 8 |  | $\sum_{\mathrm{u}}^{\mathbb{K}}$ | 8 | 1.912 | 0.115 |
| 7 | 24.3 |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | 2.228 | 0.135 |
| 8 | 19.1 | DUAL-PHASE, SINGLE-OUTPUT | $180^{\circ}$ | 500 kHz | $\begin{aligned} & 0 \\ & \text { O} \\ & \text { U } \\ & \text { U } \end{aligned}$ | $\begin{aligned} & \text { 巴 } \\ & \stackrel{\rightharpoonup}{\widetilde{\alpha}} \\ & \frac{\infty}{\square} \end{aligned}$ | 1 | $\begin{aligned} & \sum_{\sum}^{\sum} \\ & \sum \sum \\ & \sum \end{aligned}$ | $\begin{aligned} & \text { 山 } \\ & \stackrel{\rightharpoonup}{\infty} \\ & \stackrel{\omega}{0} \end{aligned}$ | 1 | 2.543 | 0.157 |
| 9 | 15 |  |  | 1.0 MHz |  |  | 4 |  |  | 4 | 2.859 | 0.176 |
| 10 | 11.8 |  |  | 1.5 MHz |  |  | 8 |  |  | 8 | 3.174 | 0.194 |
| 11 | 9.09 |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | 3.490 | 0.213 |
| 12 | 6.81 |  |  | 500 kHz |  |  | 1 |  |  | 1 | $\begin{gathered} 4.756 \\ \left(7 \mathrm{~V} \mathrm{~V}_{\mathrm{IN}}\right) \\ \hline \end{gathered}$ | 0.235 |
| 13 | 4.75 |  |  | 1.0 MHz |  |  | 4 |  |  | 4 | $\begin{gathered} 4.756 \\ \left(9 \mathrm{~V} \mathrm{~V}_{\mathrm{IN}}\right) \\ \hline \end{gathered}$ | 0.254 |
| 14 | 3.01 |  |  | 1.5MHz |  |  | 8 |  |  | 8 | $\begin{gathered} 4.756 \\ \left(12 \mathrm{~V} \mathrm{~V}_{\mathbb{N}}\right) \\ \hline \end{gathered}$ | 0.272 |
| 15 | GND |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | $\begin{gathered} 4.756 \\ \left(16 \mathrm{~V} \mathrm{~V}_{\mathrm{IN}}\right) \end{gathered}$ | 0.291 |

## Design Procedure for Single-Phase Buck Using MAX17509

## Step 1: Switching Frequency

The MAX17509 supports a selectable switching frequency of either $500 \mathrm{kHz}, 1 \mathrm{MHz}, 1.5 \mathrm{MHz}$, or 2 MHz for input supply rails up to 6 V . For supply rails greater than 6 V , the switching frequency can be programmed only to 1 MHz . High-frequency operation optimizes the application for the smallest component size, lower output ripple, and improve transient response, but trading off efficiency to higher switching losses. For our design, we use a 1 MHz switching frequency, $\mathrm{f}_{\mathrm{SW}}=1 \mathrm{MHz}$.

## Step 2: MODE Selection

The MODE pin is used to configure the MAX17509 to produce a single-phase dual-output regulator. In single-phase mode, the two phases operate independently to supply independent output current up to 3A for each phase.
For our single-phase design at 1 MHz , Table 2 gives us the required value of $R_{\text {MODE }}$ as $R_{\text {MODE }}=200 \mathrm{k} \Omega$. How Table 2 should be used for this selection is shown in Table 3 by yellow highlighted text.

Table 3. Excerpt of Table 2 Showing Rmode Selection

| INDEX | 1\% RES | MODE |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | (k $\Omega$ ) | MODE | $\begin{aligned} & \text { PHASE } \\ & \text { SHIFT } \end{aligned}$ | $\mathrm{f}_{\text {sw }}$ |
| 0 | $\begin{aligned} & 475 \text { (OPEN } \\ & \text { or } \mathrm{V}_{\mathrm{cc}} \text { ) } \end{aligned}$ |  | $180^{\circ}$ | 500kHz |
| 1 | 200 |  |  | 1.0 MHz |
| 2 | 115 |  |  | 1.5 MHz |
| 3 | 75 |  |  | 2.0 MHz |
| 4 | 53.6 |  | $0^{\circ}$ | 500 kHz |
| 5 | 40.2 |  |  | 1.0MHz |
| 6 | 30.9 |  |  | 1.5 MHz |
| 7 | 24.3 |  |  | 2.0 MHz |
| 8 | 19.1 |  | $180^{\circ}$ | 500 kHz |
| 9 | 15 |  |  | 1.0 MHz |
| 10 | 11.8 |  |  | 1.5 MHz |
| 11 | 9.09 |  |  | 2.0 MHz |
| 12 | 6.81 |  |  | 500 kHz |
| 13 | 4.75 |  |  | 1.0 MHz |
| 14 | 3.01 |  |  | 1.5 MHz |
| 15 | GND |  |  | 2.0 MHz |

## Step 3: Overcurrent Behavior

The current-protection circuit monitors the output current levels through internal high-side and low-side MOSFETs during all switching activities to protect them during overload and short-circuit conditions.
Peak positive current limit (OC) occurs when load requirement is greater than regulator capability. Valley negative current limit (UC) can occur when the regulator sinks current, where the device draws the energy back from the output, such as during soft-start from above target output voltage level or soft-stop. Runaway overcurrent (OCR) can occur when the output is short to ground.

## Step 4: SS1 Setting

The SS1 pin sets options to attempt regulation following fault events. The two options for fault response due to UC/OC protection are hiccup and brick-wall/latchoff. With hiccup mode, the regulators shut down immediately after UC/OC/OCR/UV or OV occurs. With the brick-wall and latchoff setting, the current fault protection is set to constant current mode. The device attempts to provide continuous output current of 4.2 A (which is a peak current limit) in current-sourcing event, while in a current-sinking event it attempts to continuously sink current of 4.2A. The SS1 pin also selects the soft-start time of the dual-phase output and the soft-stop feature enable/disable.
For our single-phase design, we use brick-wall mode for OC behavior with a 4 ms soft-start time and a disabled soft-stop feature. Table 2 gives us the required value of $R_{S S 1}$ for this configuration as follows, $R_{S S 1}=200 \mathrm{k} \Omega$. How Table 2 should be used for this selection is shown in Table 4 in yellow highlighted text.

Table 4. Excerpt of Table 2 Showing Rss1 Selection

| INDEX | $\begin{aligned} & \text { 1\% } \\ & \text { RES } \end{aligned}$ | MODE |  |  | SS1 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (k $\Omega$ ) | MODE | $\begin{aligned} & \text { PHASE } \\ & \text { SHIFT } \end{aligned}$ | $\mathrm{f}_{\text {sw }}$ | OC | SSTOP1 | $\begin{aligned} & \mathrm{t}_{\mathrm{ss} 1} \\ & (\mathrm{~ms}) \end{aligned}$ |
| 0 | $\begin{array}{\|c\|} \hline 475 \\ (\mathrm{OPEN} \\ \text { or } \left.\mathrm{V}_{\mathrm{CC}}\right) \\ \hline \end{array}$ |  | $180^{\circ}$ | 500 kHz |  |  | 1 |
| 1 | 200 |  |  | 1.0 MHz |  |  | 4 |
| 2 | 115 |  |  | 1.5 MHz |  |  | 8 |
| 3 | 75 |  |  | 2.0 MHz |  |  | 16 |
| 4 | 53.6 |  | $0^{\circ}$ | 500 kHz |  | $\frac{\text { ய }}{\text { u }}$ | 1 |
| 5 | 40.2 |  |  | 1.0 MHz |  |  | 4 |
| 6 | 30.9 |  |  | 1.5 MHz |  |  | 8 |
| 7 | 24.3 |  |  | 2.0 MHz |  |  | 16 |

## Step 5: SS2 Setting

SS2 is still needed to set the LX-slew of both phases. Reducing the LX switching transition time has the benefit of improved efficiency; however, the fast slewing of the LX-slew nodes results in relatively high radiated EMI. The SS2 pin can set the LX-slew rate of both regulators to be either the maximum ( $5 \mathrm{~V} / \mathrm{ns}$ ) or minimum value $(0.25 \mathrm{~V} / \mathrm{ns})$.
For our single-phase design, we use a minimum value of LX-slew rate to ensure better EMI performance. Table 2 gives us the required value of $\mathrm{R}_{\mathrm{SS} 2}$ for this configuration as follows: $R_{S S 2}=30.9 \mathrm{k} \Omega$. How Table 2 should be used for this selection is shown in Table 5 by yellow highlighted text.

## Step 6: Vout Setting

The target output voltage is achieved by the sum of the coarse and fine voltages. The resistor value can be found from cross-referencing the index number to the resistor value on Table 2. For a target output voltage between 0.904 V and 3.782 V , the index of the coarse and fine resistors can be calculated as follows.

## Coarse VOUT1 Setting

For our single-phase design of output equal to 3.3 V , the coarse index can be calculated as follows:

$$
\begin{aligned}
& \text { INDEX }_{\text {COARSE }}=\operatorname{Integer}\left(\frac{1}{16}\left[\frac{256 \times \mathrm{V}_{\text {OUT1 }}}{5.048}-1\right]\right) \\
& \text { INDEX }_{\text {COARSE }}=\text { Integer }\left(\frac{1}{16}\left[\frac{256 \times 3.3}{5.048}-1\right]\right)=10
\end{aligned}
$$

The coarse index of 10 corresponds to $R_{\text {COARSE }}=11.8 \mathrm{k} \Omega$ $75 \mathrm{k} \Omega$, which corresponds to a COARSE $\mathrm{Vout1}$ of 3.174 V . How Table 2 should be used for this selection is shown in Table 6 by yellow highlighted text.

## Fine VOUT1 Setting

For our single-phase design of output equal to 3.3 V , the fine index can be calculated as follows:

$$
\begin{aligned}
& \text { INDEX }_{\text {FINE }}=\text { Integer }\left(\frac{256}{5.048}\left[\mathrm{~V}_{\text {OUT1 }}-\mathrm{V}_{\text {COARSE }}\right]\right) \\
& \text { INDEX }_{\text {FINE }}=\text { Integer }\left(\frac{256}{5.048}[3.3-3.174]\right)=7
\end{aligned}
$$

The fine index of 7 corresponds to $R_{\text {FINE1 }}=24.3 \mathrm{k} \Omega$ and $\mathrm{R}_{\text {FINE2 }}=24.3 \mathrm{k} \Omega$, which corresponds to a $\mathrm{FINE}_{\text {VOUT1 }}$ of 0.135 V .

How Table 2 should be used for this selection is shown in Table 6 by yellow highlighted text.
The total value of $\mathrm{V}_{\text {OUT1 }}$ can be calculated as follows:

$$
\begin{gathered}
\mathrm{V}_{\text {OUT } 1}=\operatorname{Integer}\left(\frac{5.046}{256}[16 \times \text { INDEX }\right. \\
\text { COARSE } \left.\left.+1+\text { INDEX }_{\text {FINE }}\right]\right) \\
\mathrm{V}_{\text {OUT } 1}=\left(\frac{5.046}{256}[16 \times 10+1+7]\right)=3.3 \mathrm{~V}
\end{gathered}
$$

Table 5. Excerpt of Table 2 Showing Rss2 Selection

| INDEX | 1\% RES | MODE |  |  | SS1 |  |  | SS2 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | (k $\Omega$ ) | MODE | PHASE SHIFT | $\mathrm{f}_{\text {sw }}$ | OC | SSTOP1 | $\begin{array}{r} \mathrm{t}_{\mathrm{ss} 1} \\ (\mathrm{~ms}) \end{array}$ | LX-SLEW | SSTOP2 |
| 0 | $\begin{gathered} 475(\text { OPEN } \\ \text { or } \left.\mathrm{V}_{\mathrm{Cc}}\right) \end{gathered}$ |  | $180^{\circ}$ | 500 kHz |  |  | 1 | $\sum_{\substack{\sum}}^{\substack{\sum}}$ |  |
| 1 | 200 |  |  | 1.0 MHz |  |  | 4 |  |  |
| 2 | 115 |  |  | 1.5 MHz |  |  | 8 |  |  |
| 3 | 75 |  |  | 2.0 MHz |  |  | 16 |  |  |
| 4 | 53.6 |  | $0^{\circ}$ | 500 kHz |  |  | 1 |  |  |
| 5 | 40.2 |  |  | 1.0 MHz |  |  | 4 |  |  |
| 6 | 30.9 |  |  | 1.5 MHz |  |  | 8 |  |  |
| 7 | 24.3 |  |  | 2.0 MHz |  |  | 16 |  |  |
| 8 | 19.1 |  | $180^{\circ}$ | 500 kHz | $\begin{aligned} & \text { O} \\ & \text { U } \\ & \underline{U} \\ & \bar{I} \end{aligned}$ | $\begin{aligned} & \text { 山 } \\ & \stackrel{\rightharpoonup}{\omega} \\ & \stackrel{\infty}{0} \end{aligned}$ | 1 | $\begin{aligned} & \sum_{\sum}^{\sum} \\ & \sum \sum \\ & \sum \end{aligned}$ |  |
| 9 | 15 |  |  | 1.0 MHz |  |  | 4 |  |  |
| 10 | 11.8 |  |  | 1.5 MHz |  |  | 8 |  |  |
| 11 | 9.09 |  |  | 2.0 MHz |  |  | 16 |  |  |
| 12 | 6.81 |  |  | 500 kHz |  |  | 1 |  |  |
| 13 | 4.75 |  |  | 1.0 MHz |  |  | 4 |  |  |
| 14 | 3.01 |  |  | 1.5 MHz |  |  | 8 |  |  |
| 15 | GND |  |  | 2.0 MHz |  |  | 16 |  |  |

Table 6．Excerpt of Table 2 Showing Coarse and Fine Resistors for Each Output

| INDEX | 1\％RES | MODE |  |  | SS1 |  |  | SS2 |  |  | COARSE | FINE＿ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | （k $\Omega$ ） | MODE | PHASE SHIFT | $\mathrm{f}_{\text {sw }}$ | OC | SSTOP1 | $\begin{aligned} & \mathrm{t}_{\mathrm{ss} 1} \\ & (\mathrm{~ms}) \end{aligned}$ | LX－SLEW | SSTOP2 | $\begin{gathered} \mathrm{t}_{\mathrm{ss} 2} \\ (\mathrm{~ms}) \end{gathered}$ | COARSE $V_{\text {OUT }}(V)$ | $\begin{gathered} \text { FINE } \\ \mathrm{V}_{\text {OUT }}(\mathrm{V}) \end{gathered}$ |
| 0 | 475 <br> （OPEN or $\mathrm{V}_{\mathrm{CC}}$ ） |  | $180^{\circ}$ | 500 kHz |  |  | 1 | $\underset{\substack{\sum}}{\sum}$ |  | 1 | 0.650 | 0.000 |
| 1 | 200 |  |  | 1.0 MHz |  |  | 4 |  |  | 4 |  | 0.019 |
| 2 | 115 |  |  | 1.5 MHz |  |  | 8 |  |  | 8 |  | 0.037 |
| 3 | 75 |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | 0.966 | 0.057 |
| 4 | 53.6 |  | $0^{\circ}$ | 500 kHz |  | $\stackrel{\text { 山 }}{\stackrel{\rightharpoonup}{\text { un }}}$ | 1 |  |  | 1 | 1.281 | 0.078 |
| 5 | 40.2 |  |  | 1.0 MHz |  |  | 4 |  | $\stackrel{\text { w }}{ }$ | 4 | 1.597 | 0.097 |
| 6 | 30.9 |  |  | 1.5 MHz |  |  | 8 |  | $\sum_{\text {U }}$ | 8 | 1.912 | 0.115 |
| 7 | 24.3 |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | 2.228 | 0.135 |
| 8 | 19.1 |  | $180^{\circ}$ | 500 kHz | $\begin{aligned} & 0 \\ & \hat{0} \\ & 0 \\ & \underline{I} \end{aligned}$ | $\begin{aligned} & 山 \\ & \stackrel{\rightharpoonup}{\infty} \\ & \stackrel{\leftrightarrow}{0} \end{aligned}$ | 1 | $\frac{\sum_{1}^{\sum}}{\sum}$ | $\begin{aligned} & 山 \\ & \stackrel{\rightharpoonup}{心} \\ & \stackrel{\infty}{0} \end{aligned}$ | 1 | 2.543 | 0.157 |
| 9 | 15 |  |  | 1.0 MHz |  |  | 4 |  |  | 4 | 2.859 | 0.176 |
| 10 | 11.8 |  |  | 1.5 MHz |  |  | 8 |  |  | 8 | 3.174 | 0.194 |
| 11 | 9.09 |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | 3.490 | 0.213 |
| 12 | 6.81 |  |  | 500 kHz |  |  | 1 |  | 山 | 1 | $\begin{gathered} 4.756 \\ \left(7 \mathrm{~V} \mathrm{~V}_{\mathrm{IN}}\right) \end{gathered}$ | 0.235 |
| 13 | 4.75 |  |  | 1.0 MHz |  |  | 4 |  |  | 4 | $\begin{gathered} 4.756 \\ \left(9 \mathrm{~V} \mathrm{~V}_{\mathrm{IN}}\right) \end{gathered}$ | 0.254 |
| 14 | 3.01 |  |  | 1.5 MHz |  |  | 8 |  |  | 8 | $\begin{gathered} 4.756 \\ \left(12 \mathrm{~V} \mathrm{~V}_{\text {IN }}\right) \end{gathered}$ | 0.272 |
| 15 | GND |  |  | 2.0 MHz |  |  | 16 |  |  | 16 | $\begin{gathered} 4.756 \\ \left(16 \mathrm{~V} \mathrm{~V}_{\text {IN }}\right) \end{gathered}$ | 0.291 |

$V_{\text {Out1 }}$ can also be calculated as：

$$
\begin{aligned}
& \mathrm{V}_{\text {OUT } 1}=\text { COARSE }_{\text {VOUT }}+\text { FINE }_{\text {VOUT }} \\
& \mathrm{V}_{\text {OUT } 1}=3.174+0.135=3.309 \mathrm{~V}
\end{aligned}
$$

Refer to Table 3 in the MAX17509 data sheet for the Vout settings for common output voltages．

## Coarse VOUT2 Setting

For our single－phase design of output equal to 5 V ， the coarse index is 14，which corresponds to RCOARSE2 $=3.01 \mathrm{k} \Omega$ and RFINE2 $=4.75 \mathrm{k} \Omega$ ．Refer to Table 3 in the MAX17509 data sheet for VOUT settings for common output voltages．

## Step 7：Duty－Cycle Calculation

The maximum input and output voltages $\mathrm{V}_{\text {INMAX }}$ and $\mathrm{V}_{\text {INmIN }}$ must accommodate the worst－case conditions accounting for the input voltage variations．Lower input voltages result in better efficiency with a maximum duty cycle of $93 \%$ ．The maximum $V_{\text {OUt }}$ possible is $0.93 \times \mathrm{V}_{\mathbb{I}}$ ．
For our single－phase design，the maximum and minimum duty cycles can be calculated as follows．

For $\mathrm{V}_{\text {OUT } 1}$ ：

$$
\begin{gathered}
\mathrm{D}_{\text {MAX }}=\frac{V_{\text {OUT1 }}}{V_{\text {INMIN }}} \\
\mathrm{D}_{\text {MAX }}=\frac{3.3}{11.5}=0.287 \\
\mathrm{D}_{\text {MIN }}=\frac{V_{\text {OUT1 }}}{V_{\text {INMAX }}} \\
\mathrm{D}_{\text {MIN }}=\frac{3.3}{12.5}=0.264
\end{gathered}
$$

For $\mathrm{V}_{\text {OUT2 }}$ ：

$$
\begin{aligned}
\mathrm{D}_{\text {MAX }} & =\frac{\mathrm{V}_{\text {OUT2 }}}{V_{\text {INMIN }}} \\
\mathrm{D}_{\text {MAX }} & =\frac{5}{11.5}=0.44 \\
\mathrm{D}_{\text {MIN }} & =\frac{V_{\text {OUT2 }}}{V_{\text {INMAX }}} \\
\mathrm{D}_{\text {MIN }} & =\frac{5}{12.5}=0.4
\end{aligned}
$$

## Step 8: Input Capacitor Calculation

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. The discontinuous input-current waveform of the buck converter causes large ripple currents in the input capacitor. The switching frequency, peak inductor current, and the allowable peak-to-peak voltage ripple dictate the capacitance requirement. The device's high switching frequency allows the use of smaller value input capacitors. The input capacitor RMS ripple current requirement $\left(I_{R M S}\right)$ is defined by the following equation:

$$
\mathrm{I}_{\mathrm{RMS}}=\frac{\sqrt{\mathrm{V}_{\mathrm{OUT}} \times\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}\right)}}{\mathrm{V}_{\text {IN }}} \times \mathrm{I}_{\text {OUT(MAX }}
$$

For the 3.3 V output at 3 A :

$$
\mathrm{I}_{\mathrm{RMS}}=\frac{\sqrt{3.3 \times(12-3.3)}}{12} \times 3=1.34 \mathrm{~A}
$$

For the 5 V output at 3 A :

$$
\mathrm{I}_{\mathrm{RMS}}=\frac{\sqrt{5 \times(12-5)}}{12} \times 3=1.48 \mathrm{~A}
$$

where $I_{\text {OUT(MAX) }}$ is the maximum load current. $I_{\text {RMS }}$ has a maximum value when the input voltage equals twice the output voltage $\left(\mathrm{V}_{\mathrm{IN}}=2 \times \mathrm{V}_{\mathrm{OUT}}\right)$, so $\mathrm{I}_{\mathrm{RMS}(\mathrm{MAX})}=\mathrm{I}_{\mathrm{OUT}(\mathrm{MAX})} / 2$. Choose an input capacitor that exhibits less than $+10^{\circ} \mathrm{C}$ temperature rise at the RMS input current for optimal long-term reliability. Use low-ESR ceramic capacitors with high-ripple-current capability at the input. X7R capacitors are recommended in industrial applications for their temperature stability.
The minimum input capacitor required with an input capacitor ripple allowance of 240 mV can now be calculated as follows:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{\mathrm{I}_{\mathrm{OUT}(\mathrm{MAX})} \times \mathrm{D} \times(1-\mathrm{D})}{\eta \times \mathrm{f}_{\mathrm{SW}} \times \Delta \mathrm{V}_{\text {INRIPPLE }}}
$$

For the 3.3V, 3A output:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{3 \mathrm{~A} \times 0.264 \times(1-0.264)}{0.9 \times 1000 \mathrm{kHz} \times 240 \mathrm{mV}}=3 \mu \mathrm{~F}
$$

For the $5 \mathrm{~V}, 3 \mathrm{~A}$ output:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{3 \mathrm{~A} \times 0.4 \times(1-0.4)}{0.9 \times 1000 \mathrm{kHz} \times 240 \mathrm{mV}}=3.3 \mu \mathrm{~F}
$$

where $\mathrm{D}=\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\text {IN }}$ is the minimum duty ratio of the controller, $f_{S W}$ is the switching frequency, $\Delta \mathrm{V}_{\text {INRIPPLE }}$ is the allowable input voltage ripple, and $\eta$ is the efficiency. In applications where the source is located distant from the
device input, an electrolytic capacitor should be added in parallel to the ceramic capacitor to provide necessary damping for potential oscillations caused by the inductance of the longer input power path and input ceramic capacitor.
If we allow for a capacitor tolerance of $\pm 10 \%$ and a further reduction of capacitance of $30 \%$ due to the DC bias effect (operating an 25 V ceramic capacitor at 3.3 V ), our final nominal value for the 3.3 V output is:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{3 \mu \mathrm{~F}}{90 \% \times 70 \%}=4.8 \mu \mathrm{~F}
$$

And for the 5 V output:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{3.3 \mu \mathrm{~F}}{90 \% \times 70 \%}=5.3 \mu \mathrm{~F}
$$

We can achieve this by a single $10 \mu \mathrm{~F}$ ceramic capacitor (Murata GRM31CR and 1E106KA12) for each output voltage. The AC currents of $1.34 \mathrm{~A}_{\text {RMS }}$ and $1.48 \mathrm{~A}_{\text {RMS }}$ are well within specification for the selected input capacitor.

## Step 9: Inductor Calculation

A high-valued inductor results in reduced inductor-ripple current, leading to a reduced output-ripple voltage. However, a high-valued inductor results in either a larger physical size or a high series resistance (DCR) and a lower saturation current rating. Typically, we choose an inductor value to produce a current ripple, $\Delta \mathrm{I}_{\mathrm{L}}$, equal to $30 \%$ of load current, giving a LIR of 0.3 . The switching frequency, input voltage, output voltage, and selected LIR determine the inductor value as follows:

$$
\mathrm{L}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{f}_{\mathrm{SW}} \times \mathrm{LIR} \times \mathrm{I}_{\mathrm{LOAD}}} \times\left(1-\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)
$$

For the $3.3 \mathrm{~V}, 3 \mathrm{~A}$ output:

$$
\mathrm{L}=\frac{3.3}{1000 \mathrm{kHz} \times 0.3 \times 3} \times\left(1-\frac{3.3}{12}\right)=2.7 \mu \mathrm{H}
$$

Select the inductor value $L=2.2 \mu \mathrm{H}$ with saturation current that is higher than the peak current.

$$
\mathrm{I}_{\mathrm{PK}}=\mathrm{I}_{\mathrm{OUT}}+\frac{1}{2} \Delta \mathrm{I}_{\mathrm{L}(\mathrm{P}-\mathrm{P})}
$$

where:

$$
\Delta_{\mathrm{L}(\mathrm{P}-\mathrm{P})}=\frac{\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right) \times \frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}}{\mathrm{L} \times \mathrm{f}_{\mathrm{SW}}}
$$

is the inductor ripple current.

For our 3.3V, 3A design:

$$
\begin{aligned}
& \Delta \mathrm{I}_{\mathrm{L}(\mathrm{P}-\mathrm{P})}=\frac{(12-3.3) \times \frac{3.3}{12}}{2.2 \mu \mathrm{H} \times 1000 \mathrm{kHz}}=1.1 \mathrm{~A} \\
& \mathrm{I}_{\mathrm{PK}}=3+\frac{1}{2}(1.1)=3.33 \mathrm{~A}
\end{aligned}
$$

For our 3.3V output voltage design, we selected Coilcraft XAL4020-222 with 4A saturation current rating.
Similarly, for the 5V, 3A output:

$$
\mathrm{L}=\frac{5}{1000 \mathrm{kHz} \times 0.3 \times 3} \times\left(1-\frac{5}{12}\right)=3.2 \mu \mathrm{H}
$$

Select the inductor value $L=3.3 \mu \mathrm{H}$ with saturation current that is higher than the peak current.

$$
\mathrm{I}_{\mathrm{PK}}=3+\frac{1}{2}(0.88)=3.44 \mathrm{~A}
$$

For our 5V output voltage design, we selected Coilcraft XAL4030-332 with 6A saturation current rating.

## Step 10: Output Capacitor Calculation

The output capacitor selection requires careful evaluation of several different design requirements: DC voltage rating, stability, transient response, and output ripple voltage. With ceramic capacitors, the ripple voltage due to capacitance dominates the output ripple voltage. Therefore, the minimum total capacitance needed with ceramic output capacitors can be calculated as follows:

$$
\mathrm{C}_{\text {OUT }} \geq \frac{\Delta \mathrm{l}_{\mathrm{L}}}{8 \times \mathrm{f}_{\mathrm{SW}} \times \mathrm{V}_{\text {RIPPLE }}}
$$

For a $1 \%$ ripple allowance, the minimum $\mathrm{C}_{\text {Out }}$ for the 3.3 V output is:

$$
\begin{gathered}
\mathrm{C}_{\text {OUT }} \geq \frac{1.1}{8 \times 1 \mathrm{M} \times 0.01 \times 3.3} \\
\mathrm{C}_{\text {OUT }} \geq 4.2 \mu \mathrm{~F}
\end{gathered}
$$

The load transient response depends on the overall output impedance over frequency, and the overall amplitude and slew rate of the load step. In applications with large, fast load transients (load step >80\% of full load and slew rate $>10 \mathrm{~A} / \mu \mathrm{s}$ ), the output capacitor's high-frequency response needs to be considered (ESL and ESR needs to be limited). To prevent the output voltage from spiking too low under a load-transient event, the ESR is limited by the following equation:

$$
\mathrm{R}_{\mathrm{ESR}} \leq \frac{\mathrm{V}_{\text {RIPPLESTEP }}}{\Delta \mathrm{l}_{\text {OUTSTEP }}}
$$

where $\mathrm{V}_{\text {RIPPLESTEP }}$ is the allowed voltage drop during load current transient, and $\mathrm{I}_{\text {OUtStep }}$ is the maximum load current step. With 5\% allowed sag for a load step of 3A, the maximum allowed ESR can be calculated as:

$$
\begin{gathered}
\mathrm{R}_{\mathrm{ESR}} \leq \frac{0.05 \times 3.3}{3} \\
\mathrm{R}_{\mathrm{ESR}} \leq 55 \mathrm{~m} \Omega
\end{gathered}
$$

The capacitance value dominates the mid-frequency output impedance and continues to dominate the load transient response if the load transient's slew rate is fewer than two switching cycles. Under these conditions, the sag and soar voltages depend on the output capacitance, inductance value, and delays in the transient response. Low inductor values allow the inductor current to slew faster, replenishing charge removed from or added to the output filter capacitors by a sudden load step, especially with low differential voltages across the inductor.
For the selected $\mathrm{V}_{\text {SAG }}$, the required output capacitance value can be calculated as follows:

$$
\mathrm{C}_{\text {OUT_SAG }}=\frac{1}{\mathrm{~V}_{\mathrm{SAG}}} \times\left[\begin{array}{l}
\frac{1}{2}\left(\frac{\mathrm{~L} \times \Delta \mathrm{I}^{2} \text { OUTSTEP }}{\left(\mathrm{V}_{\text {IN }} \times \mathrm{D}_{\mathrm{MAX}}\right)-\mathrm{V}_{\mathrm{OUT}}}\right) \\
+\left(\Delta \mathrm{I}_{\mathrm{OUTSTEP}} \times\left(\mathrm{t}_{\mathrm{SW}}-\Delta \mathrm{T}\right)\right)
\end{array}\right]
$$

where:

$$
\begin{gathered}
\mathrm{t}_{\mathrm{SW}}=\frac{1}{f_{\mathrm{SW}}}=\frac{1}{1 \mathrm{MHz}}=1 \mu \mathrm{~s} \\
\Delta \mathrm{~T}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\text {IN }}} \times \mathrm{t}_{\mathrm{SW}}=\frac{3.3}{11.5} \times 1 \mu=0.287 \mu \mathrm{~s}
\end{gathered}
$$

The value for $\mathrm{C}_{\text {OUt_SAG }}$ can now be calculated as follows:

$$
\begin{aligned}
\text { COUT_SAG }= & \frac{1}{0.165} \times\left[\begin{array}{l}
\frac{1}{2}\left(\frac{2.2 \mu \times 3^{2}}{(11.5 \times 0.93)-3.3}\right) \\
+(3 \times(1 \mu-0.287 \mu))
\end{array}\right] \\
& \text { COUT_SAG }=21 \mu \mathrm{~F}
\end{aligned}
$$

The amount of overshoot output voltage (Cout_soar) that comes into effect after load removal (due to stored inductor energy) can be calculated as:

$$
\begin{gathered}
C_{\text {OUT_SOAR }}=\frac{\left(\Delta \mathrm{I}_{\mathrm{OUT}}{ }^{2}\right) \times \mathrm{L}}{2 \times \mathrm{V}_{\mathrm{OUT}} \times \mathrm{V}_{\mathrm{SOAR}}} \\
\text { C }_{\text {OUT_SOAR }}=\frac{\left(3^{2}\right) \times 2.2 \mu}{2 \times 3.3 \times(0.05 \times 3.3)}=18.2 \mu \mathrm{~F}
\end{gathered}
$$

If we allow for a capacitor tolerance of $\pm 10 \%$ and a further reduction of capacitance of $30 \%$ due to the DC bias effect (operating a 16 V ceramic capacitor at 3.3 V ), our final nominal value is:

$$
\mathrm{C}_{\text {OUT }}=\frac{21 \mu \mathrm{~F}}{90 \% \times 70 \%}=33 \mu \mathrm{~F}
$$

We can achieve this with one $47 \mu \mathrm{~F}$ ceramic capacitor (Murata GRM31CR61C476KE44).
Similarly, we can calculate the capacitor for the 5 V output voltage.
For a $1 \%$ ripple allowance, the minimum $\mathrm{C}_{\text {OUt }}$ for the 5 V output is:

$$
\begin{aligned}
& \mathrm{C}_{\text {OUT }} \geq \frac{0.88}{8 \times 1 \mathrm{MHz} \times 0.01 \times 5} \\
& \mathrm{C}_{\text {OUT }} \geq 2.2 \mu \mathrm{~F}
\end{aligned}
$$

With $5 \%$ allowed sag for a load step of 3A, the maximum allowed ESR can be calculated as:

$$
\begin{aligned}
& R_{E S R} \leq \frac{0.05 \times 5.5}{3} \\
& R_{E S R} \leq 83 \mathrm{~m} \Omega
\end{aligned}
$$

For the selected $\mathrm{V}_{\mathrm{SAG}}$, the required output capacitance for the 5 V output value can be calculated as follows:

$$
\mathrm{C}_{\text {OUT_SAG }}=\frac{1}{\mathrm{~V}_{\text {SAG }}} \times\left[\begin{array}{l}
\frac{1}{2}\left(\frac{\mathrm{~L} \times \Delta \mathrm{I}^{2}{ }_{\mathrm{OUTSTEP}}}{\left(\mathrm{~V}_{\text {IN }} \times \mathrm{D}_{\mathrm{MAX}}\right)-\mathrm{V}_{\mathrm{OUT}}}\right) \\
+\left(\Delta \mathrm{I}_{\mathrm{OUTSTEP}} \times\left(\mathrm{t}_{\mathrm{SW}}-\Delta \mathrm{T}\right)\right)
\end{array}\right]
$$

where:

$$
\begin{aligned}
& \mathrm{t}_{\mathrm{SW}}=\frac{1}{f_{\mathrm{SW}}}=\frac{1}{1 \mathrm{MHz}}=1 \mu \mathrm{~s} \\
& \Delta \mathrm{~T}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} \times \mathrm{t}_{\mathrm{SW}}=\frac{5.5}{11.5} \times 1 \mu=0.44 \mu \mathrm{~s}
\end{aligned}
$$

The value for $\mathrm{C}_{\text {OUt_SAG }}$ can now be calculated as follows:

$$
\begin{aligned}
& \text { COUT_SAG }=\frac{1}{0.25} \times\left[\frac{1}{2}\left(\frac{3.3 \mu \times 3^{2}}{(11.5 \times 0.93)-5}\right)+(3 \times(1 \mu-0.44 \mu))\right] \\
& \text { COUT_SAG }=17 \mu \mathrm{~F}
\end{aligned}
$$

The amount of overshoot output voltage ( $\mathrm{C}_{\text {SOAR }}$ ) that comes in to effect after load removal (due to stored inductor energy) can be calculated as:

$$
\begin{aligned}
& \mathrm{C}_{\text {OUT_SOAR }}=\frac{\left(\Delta \mathrm{l}_{\mathrm{OUT}}{ }^{2}\right) \times \mathrm{L}}{2 \times \mathrm{V}_{\mathrm{OUT}} \times \mathrm{V}_{\mathrm{SOAR}}} \\
& \mathrm{C}_{\text {OUT_SOAR }}=\frac{\left(3^{2}\right) \times 3.3 \mu}{2 \times 5 \times(0.05 \times 5)}=12 \mu \mathrm{~F}
\end{aligned}
$$

If we allow for a capacitor tolerance of $\pm 10 \%$ and a further reduction of capacitance of $80 \%$ due to the DC bias effect (operating a 10 V ceramic capacitor at 5 V ), our final nominal value is:

$$
\mathrm{C}_{\text {OUT }}=\frac{17 \mu \mathrm{~F}}{90 \% \times 70 \%}=95 \mu \mathrm{~F}
$$

We can achieve this by two $100 \mu \mathrm{~F}$ ceramic capacitors (TDK C3216X5R1A107K).

## Step 11: Enable Pins Calculations

The MAX17509 can be self-enabled by connecting EN1 and EN2 to AVCC, and can optionally be programmed to turn on at the input-voltage threshold by connecting EN1 and EN2 to the resistive voltage-dividers between IN pin to GND with the center nodes of the dividers connected to EN1 and EN2 pins.
The design has SW1 and SW2 to enable both 3.3 V and 5 V outputs, respectively, through the input supply or AVCC. Moving the switches to position 1 enables the MAX17509 at 4.1V input UVLO threshold, while moving to position 3 connects EN1 and EN2 to AVCC. Moving a switch to position 2 will disable the respective output. The adjustable-input UVLO threshold can be programmed with top feedback resistor $R_{U}$ connected between IN and EN1 or EN2, and bottom feedback resistor $R_{B}$ connected between EN1 or EN2 and GND. See Figure 4.
With a selected value of $R_{U}=42.2 \mathrm{k} \Omega$, the required value of $R_{B}$ can be calculated as:

$$
R_{B}=R_{U} \times \frac{1.262}{V_{I N U}-1.262}
$$

where $\mathrm{V}_{\mathrm{INU}}=$ required input voltage at which we require the device to turn on. In our case, we selected $\mathrm{V}_{\mathrm{INU}}=$ 4.05 V , so:

$$
\mathrm{R}_{\mathrm{B}}=42.2 \mathrm{k} \times \frac{1.262}{4.05-1.262}=19 \mathrm{k} \Omega
$$

In our design, we selected $R_{B}=19.1 \mathrm{k} \Omega$.


Figure 4. Enable pin circuitry.

## Design Resources

Download the complete set of Design Resources including the schematics, bill of materials, PCB layout, and test files.

## Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES |
| :---: | :---: | :---: | :---: |
| 0 | $12 / 17$ | Initial release | CHANGED |

www.maximintegrated.com

[^0]
[^0]:    Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.
    © 2017 Maxim Integrated Products, Inc. All rights reserved. Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc., in the United States and other jurisdictions throughout the world. All other marks are the property of their respective owners.

